Full metadata record
DC poleHodnotaJazyk
dc.contributor.authorMusala, Sarada
dc.contributor.authorSrinivasulu, Avireni
dc.contributor.editorPinker, Jiří
dc.date.accessioned2019-10-09T05:54:41Z
dc.date.available2019-10-09T05:54:41Z
dc.date.issued2016
dc.identifier.citation2016 International Conference on Applied Electronics: Pilsen, 6th – 7th September 2016, Czech Republic, p.219-222.en
dc.identifier.isbn978–80–261–0601–2 (Print)
dc.identifier.isbn978–80–261–0602–9 (Online)
dc.identifier.issn1803–7232 (Print)
dc.identifier.issn1805–9597 (Online)
dc.identifier.urihttp://hdl.handle.net/11025/35285
dc.format4 s.cs
dc.format.mimetypeapplication/pdf
dc.language.isoenen
dc.publisherZápadočeská univerzita v Plznics
dc.rights© Západočeská univerzita v Plznics
dc.subjectFinFETcs
dc.subjectlogická bránacs
dc.subjectstřídačecs
dc.subjectnízké napětícs
dc.subjectzpožděnícs
dc.subjectsimulacecs
dc.titleFinFET based 4-BIT input XOR/XNOR logic circuiten
dc.typekonferenční příspěvekcs
dc.typeconferenceObjecten
dc.rights.accessopenAccessen
dc.type.versionpublishedVersionen
dc.description.abstract-translatedIn this paper a structure for direct 4-BIT XOR/XNOR logic cell is proposed. This structure is proposed using pass transistor logic with FinFETs. This structure has less delay for the reason that its critical path consists of a minimum number of transistors. The basic advantage of this circuit is their symmetry in the logic. This design has a full voltage swing at the outputs and hence it has the good driving capability. The proposed design produces perfect outputs, even at low voltages and at high frequencies with the lesser transistor count. The proposed design is simulated using Cadence 20 nm FinFET technology at various supply voltages assorting from +0.6 V to +0.9 V. The simulation results illustrate that the proposed design has less delay and as well as less power consumption.en
dc.subject.translatedFinFETsen
dc.subject.translatedlogic gateen
dc.subject.translatedinvertersen
dc.subject.translatedlow voltageen
dc.subject.translateddelaysen
dc.subject.translatedsimulationen
dc.type.statusPeer-revieweden
Vyskytuje se v kolekcích:Applied Electronics 2016
Applied Electronics 2016

Soubory připojené k záznamu:
Soubor Popis VelikostFormát 
Plaga.pdfPlný text246,32 kBAdobe PDFZobrazit/otevřít


Použijte tento identifikátor k citaci nebo jako odkaz na tento záznam: http://hdl.handle.net/11025/35285

Všechny záznamy v DSpace jsou chráněny autorskými právy, všechna práva vyhrazena.