Full metadata record
DC pole | Hodnota | Jazyk |
---|---|---|
dc.contributor.author | Rehman, Sami Ur | |
dc.contributor.author | Kamboh, Awais | |
dc.contributor.author | Yang, Yuning | |
dc.contributor.editor | Pinker, Jiří | |
dc.date.accessioned | 2019-10-16T08:18:53Z | |
dc.date.available | 2019-10-16T08:18:53Z | |
dc.date.issued | 2017 | |
dc.identifier.citation | 2017 International Conference on Applied Electronics: Pilsen, 5th – 6th September 2017, Czech Republic, p.183-186. | en |
dc.identifier.isbn | 978–80–261–0641–8 (Print) | |
dc.identifier.isbn | 978–80–261–0642–5 (Online) | |
dc.identifier.issn | 1803–7232 (Print) | |
dc.identifier.issn | 1805–9597 (Online) | |
dc.identifier.uri | http://hdl.handle.net/11025/35436 | |
dc.format | 4 s. | cs |
dc.format.mimetype | application/pdf | |
dc.language.iso | en | en |
dc.publisher | Západočeská univerzita v Plzni | cs |
dc.rights | © Západočeská univerzita v Plzni | cs |
dc.subject | nízký výkon | cs |
dc.subject | nervový záznam | cs |
dc.subject | protéza | cs |
dc.subject | SAR ADC | cs |
dc.subject | nervový zesilovač | cs |
dc.subject | SNR | cs |
dc.title | A 79μW 0.24mm28-channel neural signal recording front-end integrated circuit | en |
dc.type | konferenční příspěvek | cs |
dc.type | conferenceObject | en |
dc.rights.access | openAccess | en |
dc.type.version | publishedVersion | en |
dc.description.abstract-translated | This brief presents a new architecture for an ultra-low power and area-efficient 8-channel prototype of a neural signal recording front-end circuitry. For implantable neural recording circuits, low power and low area are two of the most critical requirements. In contrast to architectures existing in the literature, the presented recording path is centered on a single high-performance programmable gain-bandwidth amplifier, instead of employing a separate stand-alone amplifier for each electrode. The resulting circuitry requires smaller area and less power compared to all previously published designs. Implemented in 0.5μm CMOS and a supply voltage of 1.8V, the 8-channel recording path is measured to consume a total of 79μW of power and a net area of 0.24mm 2 . Therefore, allowing suitability of our design to be used in high channel count environments. | en |
dc.subject.translated | low power | en |
dc.subject.translated | neural recording | en |
dc.subject.translated | prosthesis | en |
dc.subject.translated | SAR ADC | en |
dc.subject.translated | neural amplifier | en |
dc.subject.translated | SNR | en |
dc.type.status | Peer-reviewed | en |
Vyskytuje se v kolekcích: | Applied Electronics 2017 Applied Electronics 2017 |
Soubory připojené k záznamu:
Soubor | Popis | Velikost | Formát | |
---|---|---|---|---|
Rehman2.pdf | Plný text | 816,22 kB | Adobe PDF | Zobrazit/otevřít |
Použijte tento identifikátor k citaci nebo jako odkaz na tento záznam:
http://hdl.handle.net/11025/35436
Všechny záznamy v DSpace jsou chráněny autorskými právy, všechna práva vyhrazena.